<?xml version="1.0"?>
<feed xmlns="http://www.w3.org/2005/Atom" xml:lang="en">
	<id>http://debianws.lexgopc.com/wiki143/index.php?action=history&amp;feed=atom&amp;title=Structured_ASIC_platform</id>
	<title>Structured ASIC platform - Revision history</title>
	<link rel="self" type="application/atom+xml" href="http://debianws.lexgopc.com/wiki143/index.php?action=history&amp;feed=atom&amp;title=Structured_ASIC_platform"/>
	<link rel="alternate" type="text/html" href="http://debianws.lexgopc.com/wiki143/index.php?title=Structured_ASIC_platform&amp;action=history"/>
	<updated>2026-05-04T19:08:06Z</updated>
	<subtitle>Revision history for this page on the wiki</subtitle>
	<generator>MediaWiki 1.43.1</generator>
	<entry>
		<id>http://debianws.lexgopc.com/wiki143/index.php?title=Structured_ASIC_platform&amp;diff=7033717&amp;oldid=prev</id>
		<title>imported&gt;Quilld: add links</title>
		<link rel="alternate" type="text/html" href="http://debianws.lexgopc.com/wiki143/index.php?title=Structured_ASIC_platform&amp;diff=7033717&amp;oldid=prev"/>
		<updated>2022-05-25T13:05:29Z</updated>

		<summary type="html">&lt;p&gt;add links&lt;/p&gt;
&lt;p&gt;&lt;b&gt;New page&lt;/b&gt;&lt;/p&gt;&lt;div&gt;{{more footnotes|date=July 2013}}&lt;br /&gt;
{{no footnotes|date=July 2013}}&lt;br /&gt;
&amp;#039;&amp;#039;&amp;#039;Structured ASIC&amp;#039;&amp;#039;&amp;#039; is an intermediate technology between [[Application-specific integrated circuit|ASIC]] and [[FPGA]], offering high performance, a characteristic of ASIC, and low [[Non-recurring engineering|NRE]] cost, a characteristic of FPGA.&lt;br /&gt;
Using Structured ASIC allows products to be introduced quickly to market, to have lower cost and to be designed with ease.&lt;br /&gt;
&lt;br /&gt;
In a FPGA, interconnects and logic blocks are programmable after [[Fabrication (semiconductor)|fabrication]], offering high flexibility of design and ease of debugging in prototyping.&lt;br /&gt;
However, the capability of FPGAs to implement large circuits is limited, in both size and speed, due to complexity in programmable routing, and significant space occupied by programming elements, e.g. [[Static random-access memory|SRAMs]], [[multiplexer|MUXes]].&lt;br /&gt;
On the other hand, ASIC design flow is expensive.&lt;br /&gt;
Every different design needs a complete different set of masks.&lt;br /&gt;
The Structured ASIC is a solution between these two.&lt;br /&gt;
It has basically the same structure as a FPGA, but being mask-programmable instead of field-programmable, by configuring one or several [[Via (electronics)|via layers]] between metal layers.&lt;br /&gt;
Every SRAM configuration bit can be replaced by a choice of putting a via or not between metal contacts. &lt;br /&gt;
&lt;br /&gt;
A number of commercial vendors have introduced structured ASIC products. They have a wide range of configurability, from a single via layer to 6 metal and 6 via layers. [[Altera]]&amp;#039;s Hardcopy-II, eASIC&amp;#039;s Nextreme are examples of commercial structured ASICs.&lt;br /&gt;
&lt;br /&gt;
== See also ==&lt;br /&gt;
*[[Gate array]]&lt;br /&gt;
*[[Altera]] Corp - &amp;quot;&amp;#039;&amp;#039;HardCopy II Structured ASICs&amp;#039;&amp;#039;&amp;quot;&lt;br /&gt;
*[[eASIC]] Corp - &amp;quot;&amp;#039;&amp;#039;Nextreme Structured ASIC&amp;#039;&amp;#039;&amp;quot;&lt;br /&gt;
&lt;br /&gt;
== References ==&lt;br /&gt;
*Chun Hok Ho et al. - &amp;quot;&amp;#039;&amp;#039;Floating Point FPGA: Architecture and Modelling&amp;#039;&amp;#039;&amp;quot;&lt;br /&gt;
*Chun Hok Ho et al. - &amp;quot;&amp;#039;&amp;#039;DOMAIN-SPECIFIC HYBRID FPGA: ARCHITECTURE AND FLOATING POINT APPLICATIONS&amp;#039;&amp;#039;&amp;quot;&lt;br /&gt;
*Steve Wilton et al. - &amp;quot;&amp;#039;&amp;#039;A Synthesizable Datapath-Oriented Embedded FPGA Fabric&amp;#039;&amp;#039;&amp;quot;&lt;br /&gt;
*Steve Wilton et al. - &amp;quot;&amp;#039;&amp;#039;A Synthesizable Datapath-Oriented Embedded FPGA Fabric for Silicon Debug Applications&amp;#039;&amp;#039;&amp;quot;&lt;br /&gt;
*Andy Ye and Jonathan Rose - &amp;quot;&amp;#039;&amp;#039;Using Bus-Based Connections to Improve Field-Programmable Gate Array Density for Implementing Datapath Circuits&amp;#039;&amp;#039;&amp;quot;&lt;br /&gt;
*Ian Kuon, Aaron Egier and Jonathan Rose - &amp;quot;&amp;#039;&amp;#039;Design, Layout and Verification of an FPGA using Automated Tools&amp;#039;&amp;#039;&amp;quot;&lt;br /&gt;
*Ian Kuon, Russell Tessier and Jonathan Rose - &amp;quot;&amp;#039;&amp;#039;FPGA Architecture: Survey and Challenges&amp;#039;&amp;#039;&amp;quot;&lt;br /&gt;
*Ian Kuon and Jonathan Rose - &amp;quot;&amp;#039;&amp;#039;Measuring the Gap Between FPGAs and ASICs&amp;#039;&amp;#039;&amp;quot;&lt;br /&gt;
*Stephane Badel and Elizabeth J. Brauer - &amp;quot;&amp;#039;&amp;#039;Implementation of Structured ASIC Fabric Using Via-Programmable Differential MCML Cells&amp;#039;&amp;#039;&amp;quot;&lt;br /&gt;
*Kanupriya Gulati, Nikhil Jayakumar and Sunil P. Khatri - &amp;quot;&amp;#039;&amp;#039;A Structured ASIC Design Approach Using Pass Transistor Logic&amp;#039;&amp;#039;&amp;quot;&lt;br /&gt;
*Hee Kong Phoon, Matthew Yap and Chuan Khye Chai - &amp;quot;&amp;#039;&amp;#039;A Highly Compatible Architecture Design for Optimum FPGA to Structured-ASIC Migration&amp;#039;&amp;#039;&amp;quot;&lt;br /&gt;
*Yajun Ran and [[Malgorzata Marek-Sadowska]] - &amp;quot;&amp;#039;&amp;#039;Designing Via-Configurable Logic Blocks for Regular Fabric&amp;#039;&amp;#039;&amp;quot;&lt;br /&gt;
*R. Reed Taylor and Herman Schrnit - &amp;quot;&amp;#039;&amp;#039;Creating a Power-aware Structured ASIC&amp;#039;&amp;#039;&amp;quot;&lt;br /&gt;
*Jennifer L. Wong, Farinaz Kourshanfar and Miodrag Potkonjak - &amp;quot;&amp;#039;&amp;#039;Flexible ASIC: Shared Masking for Multiple Media Processors&amp;#039;&amp;#039;&amp;quot;&lt;br /&gt;
External Links: [http://eda.ee.ucla.edu/EE201A-04Spring/ASICslides.ppt eda.ee.ucla.edu/EE201A-04Spring/ASICslides.ppt]&lt;br /&gt;
&lt;br /&gt;
[[Category:Application-specific integrated circuits]]&lt;br /&gt;
[[Category:Electronic circuits]]&lt;br /&gt;
[[Category:Logic design]]&lt;/div&gt;</summary>
		<author><name>imported&gt;Quilld</name></author>
	</entry>
</feed>